
EZ-USB FX2 Technical Reference Manual
Page 13-14 EZ-USB FX2 Technical Reference Manual v2.1
Figure 13-8. I²C-Compatible Registers
13.4.2.1 Control Bits
START
When START = 1, the next write to I2DAT generates the START condition followed by the serial-
ized byte of data in I2DAT. The START bit is automatically cleared to 0 during the ACK interval
(clock 9 in Figure 13-6).
STOP
When STOP = 1, a stop condition is generated. If the bus is idle when the STOP bit is set, the
STOP condition is generated immediately; otherwise, the STOP condition is generated after the
ACK phase of the current transfer. The STOP bit is automatically cleared after completing the
STOP condition.
I2CS I²C-Compatible Bus Control and
Status
E678
b7 b6 b5 b4 b3 b2 b1 b0
START STOP LASTRD ID1 ID0 BERR ACK DONE
R/W R/W R/W R R R R R
0 0 0 x x 0 0 0
I2DAT I²C-Compatible Bus Data E679
b7 b6 b5 b4 b3 b2 b1 b0
D7 D6 D5 D4 D3 D2 D1 D0
R/W R/W R/W R/W R/W R/W R/W R/W
x x x x x x x x
I2CTL I²C-Compatible Bus Mode E67A
b7 b6 b5 b4 b3 b2 b1 b0
0 0 0 0 0 0 STOPE 400KHZ
R R R R R R R/W R/W
0 0 0 0 0 0 0 0
Komentáře k této Příručce