Cypress Semiconductor FX2LP Technické informace Strana 131

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 460
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 130
Chapter 7. Resets Page 7-1
Chapter 7 Resets
7.1 Introduction
The FX2 chip has two internal resets:
Power-On Reset (POR), controlled by the RESET
pin, which puts the FX2 in a known
state.
CPU Reset, controlled by the FX2’s USB Core logic. The CPU Reset is always asserted
(i.e., the CPU is always held in reset) while the FX2’s RESET
pin is asserted.
Additionally, the USB Specification defines a USB Bus Reset, which is a condition on the bus initi-
ated by the USB host in order to put every device’s USB functions in a known state.
This chapter describes the effects of these three resets.
Figure 7-1. EZ-USB FX2 Resets
RESET RES
USB Core
CPU
RES
CPUCS.0
(1 at PWR ON)
Oscillator
XIN
XOUT
PLL
÷1, ÷2,
or ÷4
24
MHz
CLKOUT
12, 24,
or 48
MHz
48 MHz
USB Bus
Reset
Vcc
Zobrazit stránku 130
1 2 ... 126 127 128 129 130 131 132 133 134 135 136 ... 459 460

Komentáře k této Příručce

Žádné komentáře